Analytical delay models for RLC interconnects under ramp input

REN Yinglei, MAO Junfa, LI Xiaochun

PDF(382 KB)
PDF(382 KB)
Front. Electr. Electron. Eng. ›› 2007, Vol. 2 ›› Issue (1) : 88-91. DOI: 10.1007/s11460-007-0016-9

Analytical delay models for RLC interconnects under ramp input

  • REN Yinglei, MAO Junfa, LI Xiaochun
Author information +
History +

Abstract

Analytical delay models for Resistance Inductance Capacitance (RLC) interconnects with ramp input are presented for different situations, which include overdamped, underdamped and critical response cases. The errors of delay estimation using the analytical models proposed in this paper are less by 3% in comparison to the SPICE-computed delay. These models are meaningful for the delay analysis of actual circuits in which the input signal is ramp but not ideal step input.

Cite this article

Download citation ▾
REN Yinglei, MAO Junfa, LI Xiaochun. Analytical delay models for RLC interconnects under ramp input. Front. Electr. Electron. Eng., 2007, 2(1): 88‒91 https://doi.org/10.1007/s11460-007-0016-9
PDF(382 KB)

Accesses

Citations

Detail

Sections
Recommended

/