Analytical delay models for RLC interconnects under ramp input

Front. Electr. Electron. Eng. ›› 2007, Vol. 2 ›› Issue (1) : 88 -91.

PDF (382KB)
Front. Electr. Electron. Eng. ›› 2007, Vol. 2 ›› Issue (1) : 88 -91. DOI: 10.1007/s11460-007-0016-9

Analytical delay models for RLC interconnects under ramp input

Author information +
History +
PDF (382KB)

Abstract

Analytical delay models for Resistance Inductance Capacitance (RLC) interconnects with ramp input are presented for different situations, which include overdamped, underdamped and critical response cases. The errors of delay estimation using the analytical models proposed in this paper are less by 3% in comparison to the SPICE-computed delay. These models are meaningful for the delay analysis of actual circuits in which the input signal is ramp but not ideal step input.

Keywords

ramp input, delay, RLC interconnect model, analytical formula

Cite this article

Download citation ▾
null. Analytical delay models for RLC interconnects under ramp input. Front. Electr. Electron. Eng., 2007, 2(1): 88-91 DOI:10.1007/s11460-007-0016-9

登录浏览全文

4963

注册一个新账户 忘记密码

References

AI Summary AI Mindmap
PDF (382KB)

630

Accesses

0

Citation

Detail

Sections
Recommended

AI思维导图

/