Analytical delay models for RLC interconnects under ramp input
REN Yinglei, MAO Junfa, LI Xiaochun
Author information+
Department of Electronic Engineering, Shanghai Jiao Tong University, Shanghai 200030, China;
Show less
History+
Published
05 Mar 2007
Issue Date
05 Mar 2007
Abstract
Analytical delay models for Resistance Inductance Capacitance (RLC) interconnects with ramp input are presented for different situations, which include overdamped, underdamped and critical response cases. The errors of delay estimation using the analytical models proposed in this paper are less by 3% in comparison to the SPICE-computed delay. These models are meaningful for the delay analysis of actual circuits in which the input signal is ramp but not ideal step input.
REN Yinglei, MAO Junfa, LI Xiaochun.
Analytical delay models for RLC interconnects under ramp input. Front. Electr. Electron. Eng., 2007, 2(1): 88‒91 https://doi.org/10.1007/s11460-007-0016-9
{{custom_sec.title}}
{{custom_sec.title}}
{{custom_sec.content}}
This is a preview of subscription content, contact us for subscripton.
AI Summary ×
Note: Please note that the content below is AI-generated. Frontiers Journals website shall not be held liable for any consequences associated with the use of this content.